<p class="style2" style="font-family:"font-size:medium;background-color:#FFFFFF;margin-left:36pt;text-indent:-18pt;">
<br />
</p>
<ul>
<li>
<span style="font-family:Arial;font-size:16px;">Cerebrus 采用独特的机器学习ML技术,推动 Cadence RTL-to-signoff 实现流程,提供高达 10 倍的生产力,将设计实现 </span><span style="font-family:Arial;font-style:italic;font-size:16px;">的</span><span style="font-family:Arial;font-size:16px;"> </span><span style="font-family:Arial;font-size:16px;">PPA 结果提高 20%</span>
</li>
<li>
<span style="font-family:Arial;font-style:italic;font-size:16px;">采用可重复使用、可移植的增强学习模型,每次使用均可提高效率</span>
</li>
<li>
<span style="font-family:Arial;font-size:16px;">与传统的人工设计过程相比,可实现更高效的本地和云计算资源管理</span>
</li>
<li>
<span style="font-family:Arial;font-style:italic;font-size:16px;">在多个工艺节点和多个终端应用中均可显著提高 PPA 和生产力,包括消费电子、超大规模计算、5G 通信、汽车电子和移动设备等</span>
</li>
</ul>
<span style="font-family:"font-style:italic;"></span>
<p>
<br />
</p>
<p class="style2" style="font-family:"font-size:medium;background-color:#FFFFFF;margin-left:36pt;text-indent:-18pt;">
<span style="font-family:"font-style:italic;"></span>
</p>
<p class="style2" style="font-family:"font-size:medium;background-color:#FFFFFF;margin-left:36pt;text-indent:-18pt;">
<span style="font-family:"font-style:italic;"></span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:宋体;font-weight:bold;"><span style="font-size:16px;font-family:Arial;">楷登电</span><span style="font-size:16px;font-family:Arial;">子(美国</span></span><span style="font-family:Arial;font-size:16px;"> Cadence </span><span style="font-family:Arial;font-weight:bold;font-size:16px;">公司,</span><span style="font-family:Arial;font-size:16px;">NASDAQ</span><span style="font-family:Arial;font-weight:bold;font-size:16px;">:</span><span style="font-family:Arial;font-size:16px;">CDNS</span><span style="font-family:Arial;font-weight:bold;font-size:16px;">)</span><span style="font-family:Arial;font-size:16px;">今日宣布推出</span><span style="font-family:Arial;font-size:16px;"> Cadence</span><span style="font-family:Arial;font-size:16px;"><sup>®</sup></span><span style="font-family:Arial;font-size:16px;"> Cerebrus</span><span style="font-family:Arial;font-size:16px;"><sup>TM</sup></span><span style="font-family:Arial;font-size:16px;"> Intelligent Chip Explorer</span><span style="font-family:Arial;font-size:16px;">——首款创新的基于机器学习</span><span style="font-family:Arial;font-size:16px;"> (ML)</span><span style="font-family:Arial;font-size:16px;">的设计工具,可以扩展数字芯片设计流程并使之自动化,让客户能够高效达成要求严苛的芯片设计目标。</span><span style="font-family:Arial;font-size:16px;">Cerebrus </span><span style="font-family:Arial;font-size:16px;">和</span><span style="font-family:Arial;font-size:16px;"> Cadence RTL-to-signoff </span><span style="font-family:Arial;font-size:16px;">流程强强联合,为高阶工艺芯片设计师、</span><span style="font-family:Arial;font-size:16px;">CAD </span><span style="font-family:Arial;font-size:16px;">团队和</span><span style="font-family:Arial;font-size:16px;"> IP </span><span style="font-family:Arial;font-size:16px;">开发者提供支持,与人工方法相比,将工程生产力提高多达</span><span style="font-family:Arial;font-size:16px;"> 10 </span><span style="font-family:宋体;"><span style="font-size:16px;font-family:Arial;">倍,同时最多可将功耗、性能和面积 (PPA) 结果改善 20%。</span><span style="font-size:16px;font-family:Arial;"></span></span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">随着 Cerebrus 加入到Cadence广泛的数字产品系列中,Cadence现在可以提供业界最先进的</span><span style="font-family:Arial;font-size:16px;">基</span><span class="style5" style="font-family:Arial;font-size:16px;">于机器学习的数字全流程</span><span class="style5" style="font-family:Arial;font-size:16px;">,</span><span class="style5" style="font-family:Arial;font-size:16px;">从综合到实现和签核。</span><span style="font-family:Arial;font-size:16px;">这款新工具与多个领先云服务商合作启用了云计算服务,可利用高度可扩展的计算资源,</span><span style="font-family:Arial;font-size:16px;">快速满</span><span style="font-family:Arial;font-size:16px;">足包括</span><span style="font-family:Arial;font-size:16px;">消费电子、超大规模计算、5G 通信、汽车和移动等广泛市场的设计要求。</span><span style="font-family:Arial;font-size:16px;">关于 Cerebrus 的更多信息,请访问</span><a href="http://www.cadence.com/go/cerebruspr"><span style="font-size:16px;font-family:Arial;">www.cadence.com/go/cerebruspr</span></a><span style="font-family:Arial;font-size:16px;">。</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">Cerebrus 为客户带来以下优势:</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;margin-left:36pt;text-indent:-18pt;">
<ul>
<li>
<span style="font-family:Arial;font-weight:bold;font-size:16px;">增强的机器学习:</span><span style="font-family:Arial;font-size:16px;">快速找到工程师可能不会尝试或探索的流程解决方案,提高 PPA 和生产力。</span>
</li>
<li>
<span style="font-family:Arial;font-weight:bold;font-size:16px;">机器学习模型复用:</span><span style="font-family:Arial;font-size:16px;">允许将设计学习经验自动应用于未来的设计,缩短获得更好结果的时间。</span>
</li>
<li>
<span style="font-family:Arial;font-weight:bold;font-size:16px;">提高生产力:</span><span style="font-family:Arial;font-size:16px;">让</span><span style="font-family:Arial;font-size:16px;">一位</span><span style="font-family:Arial;font-size:16px;">工程师同时为多个区块自动优化完整的 RTL-to-GDS 流程,提高整个设计团队的工作效率。</span>
</li>
<li>
<span style="font-family:Arial;font-weight:bold;font-size:16px;">大规模分布式计算:</span><span style="font-family:Arial;font-size:16px;">提供可扩展的本地或基于云的设计探索,实现更快的流程优化。</span>
</li>
<li>
<span style="font-family:宋体;font-weight:bold;"><span style="font-size:16px;font-family:Arial;">易于使</span><span style="font-size:16px;font-family:Arial;">用的界面:</span></span><span style="font-family:Arial;font-size:16px;">强大的用户管理工具,支持交互式结果分析和运行管理,以获得对设计指标的深入了解。</span>
</li>
</ul>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">“在此之前,没有一种自动化的方式可以帮助设计团队来重复利用过去积累的设计知识,每个新项目都要花费过多的时间进行再次经验学习,这也会影响项目的盈利空间。”Cadence 公司资深副总裁兼数字与签核事业部总经理 Chin-Chi Teng 博士说,“Cerebrus 的面世标志着 EDA 行业迎来了一场颠覆性的革新,以机器学习为核心的数字芯片设计工具将让工程团队有更多机会在项目中发挥更大的影响力,因为他们可以告别重复性的手动流程。随着行业继续向先进工艺节点发展,设计规模和复杂性不断增加,Cerebrus 可以帮助设计人员更有效地实现 PPA 目标。”</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">Cerebrus 是更广泛的 Cadence 数字全流程的一部分,可与 Genus</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> </span><span style="font-family:Arial;font-size:16px;">Synthesis Solution综合解决方案、Innovus</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> Implementation System设计实现系统、Tempus</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> Timing Signoff Solution时序签核解决方案、Joules</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> RTL Power Solution、Voltus</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> IC Power Integrity SolutionIC电源完整性解决方案和 Pegasus</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;"> Verification System 各个工具平台无缝集成合作,为客户提供快速的设计收敛和更好的可预见性。</span><a name="undefined"></a><span style="font-family:Arial;font-size:16px;">这款全新工具和更广泛的设计流程支持 Cadence 的智能系统设计</span><span style="font-family:Arial;font-size:16px;">(</span><span style="font-family:Arial;font-size:16px;">Intelligent System Design</span><span style="font-family:Arial;font-size:16px;"><sup>™</sup></span><span style="font-family:Arial;font-size:16px;">)</span><span style="font-family:Arial;font-size:16px;">战略,该战略旨在驱动普适智能,实现卓越设计。</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-weight:bold;font-size:16px;">客户反馈</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">“</span><span style="font-family:Arial;font-size:16px;">为了最大化有效地使用最新的工艺节点创造新的设计,我们工程团队需要持续开发的先进数字设计实现流程。对于实现更高效的产品开发,设计实现流程能够自动优化已变得至关重要。</span><span style="font-family:Arial;font-size:16px;">Cerebrus </span><span style="font-family:Arial;font-size:16px;">凭借其创新的机器学习能力,搭载</span><span style="font-family:Arial;font-size:16px;"> Cadence RTL-to-signoff </span><span style="font-family:Arial;font-size:16px;">工具流程,能够提供自动化流程优化和布局规划优化,将设计性能提高</span><span style="font-family:Arial;font-size:16px;"> 10% </span><span style="font-family:Arial;font-size:16px;">以上。鉴于项目的成功经验,我们将在最新设计项目开发中采用该工具流程。</span><span style="font-family:Arial;font-size:16px;">”</span><span style="font-family:""></span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">- Satoshi Shibatani,Renesas 共享研发 EDA 部门数字设计技术部总监</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">“</span><span style="font-family:Arial;font-size:16px;">随着</span><span style="font-family:Arial;font-size:16px;"> Samsung Foundry</span><span style="font-family:Arial;font-size:16px;">不断部署最先进的制程节点,非常有必要确保我们的设计技术协同优化</span><span style="font-family:Arial;font-size:16px;"> (DTCO) </span><span style="font-family:Arial;font-size:16px;">计划高效进行,我们一直在寻找创新的方法,以便在芯片实现中超越</span><span style="font-family:Arial;font-size:16px;"> PPA </span><span style="font-family:Arial;font-size:16px;">目标</span><span style="font-family:Arial;font-size:16px;">.</span><span style="font-family:Arial;font-size:16px;">作为我们与</span><span style="font-family:Arial;font-size:16px;"> Cadence </span><span style="font-family:Arial;font-size:16px;">公司长期合作的一部分,</span><span style="font-family:Arial;font-size:16px;">Samsung Foundry </span><span style="font-family:Arial;font-size:16px;">已经在多个应用中使用了</span><span style="font-family:Arial;font-size:16px;"> Cerebrus </span><span style="font-family:Arial;font-size:16px;">和</span><span style="font-family:Arial;font-size:16px;"> Cadence </span><span style="font-family:Arial;font-size:16px;">的数字设计实现流程。其中,在一些非常关键的模块上,仅用几天时间就降低了超过</span><span style="font-family:Arial;font-size:16px;">8%</span><span style="font-family:Arial;font-size:16px;">的功耗,而过去通过人工操作需要几个月才能实现。此外,我们正在使用</span><span style="font-family:Arial;font-size:16px;"> Cerebrus </span><span style="font-family:Arial;font-size:16px;">进行自动布局规划电源分配网络选型,这使得最终设计时序提高了</span><span style="font-family:Arial;font-size:16px;"> 50% </span><span style="font-family:Arial;font-size:16px;">以上。由于</span><span style="font-family:Arial;font-size:16px;"> Cerebrus </span><span style="font-family:Arial;font-size:16px;">和数字实现流程提供了更好的</span><span style="font-family:Arial;font-size:16px;"> PPA </span><span style="font-family:Arial;font-size:16px;">结果和显著的生产力提升,该解决方案已成为我们</span><span style="font-family:Arial;font-size:16px;"> DTCO </span><span style="font-family:Arial;font-size:16px;">计划的宝贵补充。</span><span style="font-family:Arial;font-size:16px;">”</span><span style="font-family:""></span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">- Sangyun Kim,Samsung Foundry 设计技术副总裁</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-weight:bold;font-size:16px;">关于 Cadence</span>
</p>
<p class="MsoNormal" style="font-family:"font-size:medium;background-color:#FFFFFF;">
<span style="font-family:Arial;font-size:16px;">Cadence 在计算软件领域拥有超过 30 年的专业经验,是电子设计产业的关键领导者。基于公司的智能系统设计战略,Cadence 致力于提供软件、硬件和 IP 产品,助力电子设计概念成为现实。Cadence 的客户遍布全球,皆为最具创新能力的企业,他们向消费电子、超大规模计算、5G通讯、汽车、移动、航空、工业和医疗等最具活力的应用市场交付从芯片、电路板到系统的卓越电子产品。Cadence 已连续七年名列美国财富杂志评选的 100 家最适合工作的公司。</span><span style="font-family:Arial;font-size:16px;">如需了解更多信息,请访问公司网站 </span><a href="http://www.cadence.com/"><span style="font-size:16px;font-family:Arial;">cadence.com</span></a><span style="font-family:Arial;font-size:16px;">。</span>
</p>